完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHung, Jui-Huien_US
dc.contributor.authorChen, Sau-Geeen_US
dc.date.accessioned2019-04-02T06:00:26Z-
dc.date.available2019-04-02T06:00:26Z-
dc.date.issued2010-11-01en_US
dc.identifier.issn0916-8516en_US
dc.identifier.urihttp://dx.doi.org/10.1587/transcom.E93.B.2980en_US
dc.identifier.urihttp://hdl.handle.net/11536/150168-
dc.description.abstractIn this work a high performance LDPC decoder architecture is presented It is a partially parallel architecture for low complexity consideration In order to eliminate the idling time and hardware complexity in conventional partially parallel decoders the decoding process decoder architecture and memory structure are optimized Particularly the parity check matrix is optimally partitioned into four unequal sub matrices that lead to high efficiency in hardware sharing As a result it can handle two different codewords simultaneously with 100% hard ware utilization Furthermore for minimizing the performance loss due to round off errors in fixed point implementations the well known mod died min sum decoding algorithm is enhanced by our recently proposed high performance CMVP decoding algorithm Overall the proposed de coder has high throughput low complexity and good BER performances In the circuit implementation example of the (576 288) parity check matrix for IEEE 802 16e standard the decoder achieves a data rate of 5 5 Gbps assuming 10 decoding iterations and 7 quantization bits with a small area of 653K gates based on UMC 90 nm process technologyen_US
dc.language.isoen_USen_US
dc.subjectchannel codingen_US
dc.subjectLDPCen_US
dc.subjectdecoderen_US
dc.subjectalgorithmen_US
dc.subjecthardwareen_US
dc.titleAn Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithmen_US
dc.typeArticleen_US
dc.identifier.doi10.1587/transcom.E93.B.2980en_US
dc.identifier.journalIEICE TRANSACTIONS ON COMMUNICATIONSen_US
dc.citation.volumeE93Ben_US
dc.citation.spage2980en_US
dc.citation.epage2989en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000284448600019en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文