完整後設資料紀錄
DC 欄位語言
dc.contributor.authorMukhopadhyay, Saibalen_US
dc.contributor.authorRao, Rahul M.en_US
dc.contributor.authorKim, Jae-Joonen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2019-04-02T05:59:40Z-
dc.date.available2019-04-02T05:59:40Z-
dc.date.issued2011-01-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2009.2029114en_US
dc.identifier.urihttp://hdl.handle.net/11536/150219-
dc.description.abstractIncreasing variations in device parameters significantly degrades the write-ability of SRAM cells in deep sub-100 nm CMOS technology. In this paper, a transient negative bit-line voltage technique is presented to improve write-ability of SRAM cell. Capacitive coupling is used to generate a transient negative voltage at the low-going bit-line during Write operation without using any on-chip or off-chip negative voltage source. Statistical simulations in a 45-nm PD/SOI technology show a 10(3) X reduction in the Write-failure probability with the proposed method.en_US
dc.language.isoen_USen_US
dc.subjectCapacitive couplingen_US
dc.subjectSRAMen_US
dc.subjectvariationen_US
dc.subjectwrite-abilityen_US
dc.titleSRAM Write-Ability Improvement With Transient Negative Bit-Line Voltageen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2009.2029114en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume19en_US
dc.citation.spage24en_US
dc.citation.epage32en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000285844200003en_US
dc.citation.woscount38en_US
顯示於類別:期刊論文