完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Mukhopadhyay, Saibal | en_US |
dc.contributor.author | Rao, Rahul M. | en_US |
dc.contributor.author | Kim, Jae-Joon | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2019-04-02T05:59:40Z | - |
dc.date.available | 2019-04-02T05:59:40Z | - |
dc.date.issued | 2011-01-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2009.2029114 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150219 | - |
dc.description.abstract | Increasing variations in device parameters significantly degrades the write-ability of SRAM cells in deep sub-100 nm CMOS technology. In this paper, a transient negative bit-line voltage technique is presented to improve write-ability of SRAM cell. Capacitive coupling is used to generate a transient negative voltage at the low-going bit-line during Write operation without using any on-chip or off-chip negative voltage source. Statistical simulations in a 45-nm PD/SOI technology show a 10(3) X reduction in the Write-failure probability with the proposed method. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Capacitive coupling | en_US |
dc.subject | SRAM | en_US |
dc.subject | variation | en_US |
dc.subject | write-ability | en_US |
dc.title | SRAM Write-Ability Improvement With Transient Negative Bit-Line Voltage | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2009.2029114 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 19 | en_US |
dc.citation.spage | 24 | en_US |
dc.citation.epage | 32 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000285844200003 | en_US |
dc.citation.woscount | 38 | en_US |
顯示於類別: | 期刊論文 |