完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCheng, An-Cheen_US
dc.contributor.authorYen, Chia-Chihen_US
dc.contributor.authorJou, Jing-Yangen_US
dc.date.accessioned2019-04-02T06:04:37Z-
dc.date.available2019-04-02T06:04:37Z-
dc.date.issued2012-01-01en_US
dc.identifier.issn1552-6674en_US
dc.identifier.urihttp://hdl.handle.net/11536/150604-
dc.description.abstractImproving functional coverage efficiently in a verification environment based on constrained random simulation could be a difficult task, since some design states are hard to be reached by random input patterns. On the other hand, manually crafting direct test patterns may be time consuming. In this paper, a functional test pattern generation (FTPG) framework is proposed to automatically produce deterministic test patterns for complete coverage. The framework is based on the functional coverage model (covergroup) provided by SystemVerilog, and it could be easily integrated to modern digital design flow. We synthesize a practical subset of covergroup language constructs to enable FTPG by a SAT-solver. An algorithm called MRRS is proposed to minimize the potential large complexity of the synthesized circuits. Preliminary experimental results demonstrate that MRRS could facilitate FTPG to achieve 43X speed-up in average while the maximum speed-up can reach 67X. To the best of our knowledge, this is the first paper which proposes an FTPG method that utilizes covergroups.en_US
dc.language.isoen_USen_US
dc.titleA Formal Method to Improve SystemVerilog Functional Coverageen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT)en_US
dc.citation.spage56en_US
dc.citation.epage63en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000318714300008en_US
dc.citation.woscount2en_US
顯示於類別:會議論文