標題: | Analysis and Solution to Overcome EOS Failure Induced by Latchup Test in A High-Voltage Integrated Circuits |
作者: | Tsai, Hui-Wen Ker, Ming-Dou Liu, Yi-Sheng Chuang, Ming-Nan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Latchup;electrical overstress (EOS);high-voltage IC;regulator |
公開日期: | 1-一月-2013 |
摘要: | Proper layout and additional circuit solution have been proposed to solve the practical EOS failure induced by latchup test in an industry case of high-voltage integrated circuits (IC). The modified design has been implemented in 0.6-um 40-V BCD (Bipolar-CMOS-DMOS) process to successfully pass the 500-mA negative trigger current test. By eliminating overstress damages as happened in the prior work with only guard ring protection, the proposed solution can be adopted to implement high-voltage-applicable IC products which meet the requirement of industry applications with sufficient latchup immunity. |
URI: | http://hdl.handle.net/11536/150675 |
ISSN: | 2474-2724 |
期刊: | 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT) |
顯示於類別: | 會議論文 |