標題: Failure analysis and solutions to overcome latchup failure event of a power controller IC in bulk CMOS technology
作者: Chen, SH
Ker, MD
電機學院
College of Electrical and Computer Engineering
公開日期: 1-七月-2006
摘要: Latchup failure which occurred at only one output pin of a power controller IC product is investigated in this work. The special design requirement of the internal circuits causes the parasitic diode that is inherent between the n-well and p-substrate to be a triggering source of the latchup, occurrence in this IC. The parasitic diode of the internal PMOS was easily turned on by an anomalous external signal to trigger the neighbor parasitic Silicon Controlled Rectifier (SCR) path which causes latchup event in the CMOS IC product. Some solutions to overcome this latchup failure have been also proposed in this paper. (c) 2005 Elsevier Ltd. All rights reserved.
URI: http://dx.doi.org/10.1016/j.microrel.2005.09.009
http://hdl.handle.net/11536/12059
ISSN: 0026-2714
DOI: 10.1016/j.microrel.2005.09.009
期刊: MICROELECTRONICS RELIABILITY
Volume: 46
Issue: 7
起始頁: 1042
結束頁: 1049
顯示於類別:期刊論文


文件中的檔案:

  1. 000238115900003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。