標題: Dependence of device structures on latchup immunity in a high-voltage 40-V CMOS process with drain-extended MOSFETs
作者: Hsu, Sheng-Fu
Ker, Ming-Dou
電機學院
College of Electrical and Computer Engineering
關鍵字: drain-extended MOS (DEMOS);high-voltage (HV) CMOS process;latchup;silicon-controlled rectifier (SCR);transmission line pulsing (TLP)
公開日期: 1-四月-2007
摘要: The dependence of device structures on latchup immunity in a 0.25-mu m high-voltage (HV) 40-V CMOS process with drain-extended MOS (DEMOS) transistors has been verified with silicon test chips and investigated with device simulation. Layout parameters such as anode-to-cathode spacing and guard ring width are also investigated to find their impacts on latchup immunity. It was demonstrated that the drain-extended NMOS with a specific isolated device structure can greatly enhance the latchup immunity. The proposed test structures and simulation methodologies can be applied to extract safe and compact design rule for latchup prevention of DEMOS transistors in HV CMOS process.
URI: http://dx.doi.org/10.1109/TED.2007.892013
http://hdl.handle.net/11536/10990
ISSN: 0018-9383
DOI: 10.1109/TED.2007.892013
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 54
Issue: 4
起始頁: 840
結束頁: 851
顯示於類別:期刊論文


文件中的檔案:

  1. 000245327900028.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。