完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, SHen_US
dc.contributor.authorKer, MDen_US
dc.date.accessioned2014-12-08T15:16:16Z-
dc.date.available2014-12-08T15:16:16Z-
dc.date.issued2006-07-01en_US
dc.identifier.issn0026-2714en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.microrel.2005.09.009en_US
dc.identifier.urihttp://hdl.handle.net/11536/12059-
dc.description.abstractLatchup failure which occurred at only one output pin of a power controller IC product is investigated in this work. The special design requirement of the internal circuits causes the parasitic diode that is inherent between the n-well and p-substrate to be a triggering source of the latchup, occurrence in this IC. The parasitic diode of the internal PMOS was easily turned on by an anomalous external signal to trigger the neighbor parasitic Silicon Controlled Rectifier (SCR) path which causes latchup event in the CMOS IC product. Some solutions to overcome this latchup failure have been also proposed in this paper. (c) 2005 Elsevier Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleFailure analysis and solutions to overcome latchup failure event of a power controller IC in bulk CMOS technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/j.microrel.2005.09.009en_US
dc.identifier.journalMICROELECTRONICS RELIABILITYen_US
dc.citation.volume46en_US
dc.citation.issue7en_US
dc.citation.spage1042en_US
dc.citation.epage1049en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000238115900003-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000238115900003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。