完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Altolaguirre, Federico A. | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2019-04-02T06:04:52Z | - |
dc.date.available | 2019-04-02T06:04:52Z | - |
dc.date.issued | 2013-01-01 | en_US |
dc.identifier.issn | 2474-2724 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150685 | - |
dc.description.abstract | The gate tunneling current impacts seriously on the power-rail ESD clamp circuit, causing a large leakage current through the MOS capacitor used in ESD detection. In this work, a novel technique is implemented to eliminate the gate leakage current through the MOS capacitor by using a couple of transistors to control the voltage drop across the RC delay in the ESD detection circuit. This circuit has been verified in a 65-nm CMOS technology, with a total leakage current of 165nA under 1V bias, at 25 degrees C, and a ESD robustness of 3kV HBM and 200V MM. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm CMOS Technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000393052900069 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |