完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, Wei-Lunen_US
dc.contributor.authorChen, Sau-Geeen_US
dc.contributor.authorHuang, Shen-Juien_US
dc.date.accessioned2019-04-02T06:04:29Z-
dc.date.available2019-04-02T06:04:29Z-
dc.date.issued2018-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/151025-
dc.description.abstractFFT-based OFDM and SC-FDMA transmission technologies have been widely adopted in most advanced telecommunication systems. For future 5G mobile communication systems, FFT again is expected to play very crucial roles. As such, design of FFT processors with unprecedentedly high performance has become a hard challenging problem that must be overcome. Among the components of an FFT processor, the rotator composed of ROMs and multipliers for twiddle factor multiplications take up the most area and power consumption. In order to reduce the cost, a reconfigurable multiplier-less and ROM-less rotator design approach is proposed in this paper. This approach supports both power-of-two and non-power-of-two FFT lengths. It effectively reduces the area by applying a series of decomposition and sharing schemes. An example of a rotator supporting 128-2048/1536-point FFT processor for the 4G LTE system is implemented with TSMC 90nm CMOS technology. Compared to the existing design, this work has 16.75% area reduction and 62.94% power reduction.en_US
dc.language.isoen_USen_US
dc.subjecttwiddle factoren_US
dc.subjectFFTen_US
dc.subjectmixed-radixen_US
dc.subjectnon-power-of-twoen_US
dc.titleA Low-Complexity Mixed-Radix FFT Rotator Architectureen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018)en_US
dc.citation.spage183en_US
dc.citation.epage186en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000458319800046en_US
dc.citation.woscount0en_US
顯示於類別:會議論文