Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lee, Yu-Wei | en_US |
dc.contributor.author | Lin, Yen-Hung | en_US |
dc.contributor.author | Li, Yih-Lang | en_US |
dc.date.accessioned | 2014-12-08T15:21:18Z | - |
dc.date.available | 2014-12-08T15:21:18Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.isbn | 978-1-61284-914-0 | en_US |
dc.identifier.issn | 1948-3295 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/15112 | - |
dc.description.abstract | Designs for yield (DFY) problems have received increasing attention. Of particular concern in DFY problems is how to formulate and reduce a critical area for random defects. Arranging interconnections is recognized as an effective means of improving the sensitivity towards random defects. Previous works have demonstrated that random defects significantly influence interconnections and the effectiveness of layer assignment and track routing to enhance routing quality and performance. This work proposes a random defect aware layer assignment and gridless track routing (RAAT) to eliminate the effect of random defects. Gridless track routing comprises wire ordering, wire sizing and spacing in this work. Exposure ratio metric is proposed to assign each iroute to a specific layer efficiently. RAAT utilizes min-cut partitioning, a conventionally adopted method for placement and floorplanning, to place interconnections. Slicing tree-based structure improves the efficiency of wire ordering in lowering overlapped length between adjacent partitions. Finally, a second-order cone programming refined by considering an extra random-defect effect determines the position and width of each iroute. Experimental results demonstrate the necessity of the integration of layer assignment and track routing. Results further demonstrate the effectiveness of the gridless track routing methods proposed by RAAT. In addition to finishing each case more rapidly with higher completion rate than previous works do, RAAT reduces up to 20% of the number of failures in the Monte Carlo simulation as compared to previous works. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Design for yield | en_US |
dc.subject | gridless track routing | en_US |
dc.subject | random defects | en_US |
dc.subject | layer assignment | en_US |
dc.title | Gridless Wire Ordering, Sizing and Spacing with Critical Area Minimization | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED) | en_US |
dc.citation.spage | 646 | en_US |
dc.citation.epage | 653 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000299054300103 | - |
Appears in Collections: | Conferences Paper |