Full metadata record
DC FieldValueLanguage
dc.contributor.authorTsai, Chang-Chengen_US
dc.contributor.authorLin, Tzu-Henen_US
dc.contributor.authorTsai, Shin-Hanen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2014-12-08T15:21:18Z-
dc.date.available2014-12-08T15:21:18Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-61284-914-0en_US
dc.identifier.issn1948-3295en_US
dc.identifier.urihttp://hdl.handle.net/11536/15113-
dc.description.abstractLow power demand drives the development of lower power design architectures, among which multiple supply voltage is one of the state-of-the-art techniques to achieve low power. In addition, dynamic voltage frequency scaling and adaptive voltage scaling are popular power saving techniques during chip operation to provide different modes for various performance requirements. It is therefore very challenging to generate a clock tree for different operation modes. This paper proposes several implementations on this important issue, one of which can provide smallest clock latency and minimum clock skew on average of required operation modes in multi-voltage designs.en_US
dc.language.isoen_USen_US
dc.titleClock Planning for Multi-Voltage and Multi-Mode Designsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED)en_US
dc.citation.spage654en_US
dc.citation.epage658en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000299054300104-
Appears in Collections:Conferences Paper