完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, Chang-Cheng | en_US |
dc.contributor.author | Lin, Tzu-Hen | en_US |
dc.contributor.author | Tsai, Shin-Han | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.date.accessioned | 2014-12-08T15:21:18Z | - |
dc.date.available | 2014-12-08T15:21:18Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.isbn | 978-1-61284-914-0 | en_US |
dc.identifier.issn | 1948-3295 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/15113 | - |
dc.description.abstract | Low power demand drives the development of lower power design architectures, among which multiple supply voltage is one of the state-of-the-art techniques to achieve low power. In addition, dynamic voltage frequency scaling and adaptive voltage scaling are popular power saving techniques during chip operation to provide different modes for various performance requirements. It is therefore very challenging to generate a clock tree for different operation modes. This paper proposes several implementations on this important issue, one of which can provide smallest clock latency and minimum clock skew on average of required operation modes in multi-voltage designs. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Clock Planning for Multi-Voltage and Multi-Mode Designs | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED) | en_US |
dc.citation.spage | 654 | en_US |
dc.citation.epage | 658 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000299054300104 | - |
顯示於類別: | 會議論文 |