完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.author | Shyh-Jye JOU | en_US |
| dc.contributor.author | Chia-Hsiang YANG | en_US |
| dc.contributor.author | Wei-Chang LIU | en_US |
| dc.contributor.author | Chi-Wei LO | en_US |
| dc.contributor.author | Ching-Da CHAN | en_US |
| dc.date.accessioned | 2019-04-11T05:42:38Z | - |
| dc.date.available | 2019-04-11T05:42:38Z | - |
| dc.date.issued | 2017-04-13 | en_US |
| dc.identifier.govdoc | H03K003/011 | en_US |
| dc.identifier.govdoc | H03K003/037 | en_US |
| dc.identifier.govdoc | H03K005/1534 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/151263 | - |
| dc.description.abstract | A master-slave flip-flop includes a master latch, a slave latch, a first logic gate and a signal transition detector. The first logic gate is receiving a reference clock and a first control clock, and outputting a first trigger signal to control one of the master latch and the slave latch, which are connected with a logic circuit, to switch to an opaque state or a transparent state, wherein the other one of the master latch and the slave latch is switched to an opaque state or a transparent state according to the reference clock. The above-mentioned master-slave flip-flop can correct sampling when a timing error occurs. | en_US |
| dc.language.iso | en_US | en_US |
| dc.title | MASTER-SLAVE FLIP-FLOP | en_US |
| dc.type | Patents | en_US |
| dc.citation.patentcountry | USA | en_US |
| dc.citation.patentnumber | 20170104472 | en_US |
| 顯示於類別: | 專利資料 | |

