Full metadata record
DC FieldValueLanguage
dc.contributor.authorShyh-Jye JOUen_US
dc.contributor.authorChia-Hsiang YANGen_US
dc.contributor.authorWei-Chang LIUen_US
dc.contributor.authorChi-Wei LOen_US
dc.contributor.authorChing-Da CHANen_US
dc.date.accessioned2019-04-11T05:42:38Z-
dc.date.available2019-04-11T05:42:38Z-
dc.date.issued2017-04-13en_US
dc.identifier.govdocH03K003/011en_US
dc.identifier.govdocH03K003/037en_US
dc.identifier.govdocH03K005/1534en_US
dc.identifier.urihttp://hdl.handle.net/11536/151263-
dc.description.abstractA master-slave flip-flop includes a master latch, a slave latch, a first logic gate and a signal transition detector. The first logic gate is receiving a reference clock and a first control clock, and outputting a first trigger signal to control one of the master latch and the slave latch, which are connected with a logic circuit, to switch to an opaque state or a transparent state, wherein the other one of the master latch and the slave latch is switched to an opaque state or a transparent state according to the reference clock. The above-mentioned master-slave flip-flop can correct sampling when a timing error occurs.en_US
dc.language.isoen_USen_US
dc.titleMASTER-SLAVE FLIP-FLOPen_US
dc.typePatentsen_US
dc.citation.patentcountryUSAen_US
dc.citation.patentnumber20170104472en_US
Appears in Collections:Patents


Files in This Item:

  1. 20170104472.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.