完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Po-Tsang | en_US |
dc.contributor.author | Chang, Yung | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:21:19Z | - |
dc.date.available | 2014-12-08T15:21:19Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.isbn | 978-1-4577-1617-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/15147 | - |
dc.description.abstract | For heterogeneous multi-core SoCs, the increasing demand of the memory capacity and bandwidth becomes a critical design challenge. In this paper, an on-demand memory sub-system is presented to efficiently control the memory access and memory resource allocation using adaptively allocated cache memory. The proposed adaptively allocated cache memory can dynamically assign a variable number of SRAM banks for process elements (PEs) to optimize the utilization of the centralized on-chip cache. In a wireless video entertainment system, a 7.13% execution time reduction and 10.53% energy reduction of memories can be achieved using the adaptively allocated cache memory. | en_US |
dc.language.iso | en_US | en_US |
dc.title | On-Demand Memory Sub-System for Multi-Core SaCs | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC) | en_US |
dc.citation.spage | 122 | en_US |
dc.citation.epage | 127 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000298082000027 | - |
顯示於類別: | 會議論文 |