完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Po-Tsangen_US
dc.contributor.authorChang, Yungen_US
dc.contributor.authorHwang, Weien_US
dc.date.accessioned2014-12-08T15:21:19Z-
dc.date.available2014-12-08T15:21:19Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4577-1617-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/15147-
dc.description.abstractFor heterogeneous multi-core SoCs, the increasing demand of the memory capacity and bandwidth becomes a critical design challenge. In this paper, an on-demand memory sub-system is presented to efficiently control the memory access and memory resource allocation using adaptively allocated cache memory. The proposed adaptively allocated cache memory can dynamically assign a variable number of SRAM banks for process elements (PEs) to optimize the utilization of the centralized on-chip cache. In a wireless video entertainment system, a 7.13% execution time reduction and 10.53% energy reduction of memories can be achieved using the adaptively allocated cache memory.en_US
dc.language.isoen_USen_US
dc.titleOn-Demand Memory Sub-System for Multi-Core SaCsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC)en_US
dc.citation.spage122en_US
dc.citation.epage127en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000298082000027-
顯示於類別:會議論文