完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Du, Wei-Hung | en_US |
dc.contributor.author | Chang, Ming-Hung | en_US |
dc.contributor.author | Yang, Hao-Yi | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:21:19Z | - |
dc.date.available | 2014-12-08T15:21:19Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.isbn | 978-1-4577-1617-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/15148 | - |
dc.description.abstract | In this paper, an ultra-low power (ULP) 16Kb SRAM-based first-in first-out (FIFO) memory is proposed for wireless body area networks (WBANs). The proposed FIFO memory is capable of operating in ultra-low voltage (ULV) regime with high variation immunity. An ULP near-/subthreshold 10 transistors (10T) SRAM bit-cell is proposed to be the storage element for improving write variation in ULV regime and eliminate the data-dependent bit-line leakage. The proposed SRAM-based FIFO memory also features adaptive power control circuit, counter-based pointers, and a smart replica read/write control unit. The proposed FIFO is implemented to achieve a minimum operating voltage of 400mV in UMC 90nm CMOS technology. The write power is 2.09 mu W at 50kHz and the read power is 2.25 mu W at 625kHz. | en_US |
dc.language.iso | en_US | en_US |
dc.title | An Energy-Efficient 10T SRAM-based FIFO Memory Operating in Near-/Sub-threshold Regions | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC) | en_US |
dc.citation.spage | 19 | en_US |
dc.citation.epage | 23 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000298082000008 | - |
顯示於類別: | 會議論文 |