完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Hao-Ien_US
dc.contributor.authorYang, Shih-Chien_US
dc.contributor.authorHsia, Mao-Chihen_US
dc.contributor.authorLin, Yung-Weien_US
dc.contributor.authorLin, Yi-Weien_US
dc.contributor.authorChen, Chien-Henen_US
dc.contributor.authorChang, Chi-Shinen_US
dc.contributor.authorLin, Geng-Cingen_US
dc.contributor.authorChen, Yin-Nienen_US
dc.contributor.authorChuang, Ching-Teen_US
dc.contributor.authorHwang, Weien_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.contributor.authorLien, Nan-Chunen_US
dc.contributor.authorLi, Hung-Yuen_US
dc.contributor.authorLee, Kuen-Dien_US
dc.contributor.authorShih, Wei-Chiangen_US
dc.contributor.authorWu, Ya-Pingen_US
dc.contributor.authorLee, Wen-Taen_US
dc.contributor.authorHsu, Chih-Chiangen_US
dc.date.accessioned2014-12-08T15:21:19Z-
dc.date.available2014-12-08T15:21:19Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4577-1617-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/15150-
dc.description.abstractThis paper describes a high-performance low V(MIN) SRAM with a disturb-free 8T cell. The SRAM utilizes single-ended buffer Read, and cross-point data-aware Write Word-Line structure with adaptive VVSS control to eliminate Read disturb and Half-Select disturb, thus facilitating bit-interleaving architecture and achieving low V(MIN). A 512Kb test chip is implemented in UMC 55nm Standard Performance (SP) CMOS technology. The measurement results demonstrate operating frequency of 943MHz at 1.2V VDD and 209MHz at 0.6V VDD.en_US
dc.language.isoen_USen_US
dc.titleA High-Performance Low V(MIN) 55nm 512Kb Disturb-Free 8T SRAM with Adaptive VVSS Controlen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC)en_US
dc.citation.spage197en_US
dc.citation.epage200en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000298082000043-
顯示於類別:會議論文