完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Ya-Chuen_US
dc.contributor.authorLin, Tung-Weien_US
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.contributor.authorNam, Gi-Joonen_US
dc.date.accessioned2019-08-02T02:14:47Z-
dc.date.available2019-08-02T02:14:47Z-
dc.date.issued2019-01-01en_US
dc.identifier.isbn978-1-4503-6253-5en_US
dc.identifier.urihttp://dx.doi.org/10.1145/3299902.3309753en_US
dc.identifier.urihttp://hdl.handle.net/11536/152121-
dc.description.abstractAs the wide adoption of FinFET technology in mass production, dynamic power becomes the bottleneck to achieving low power. Therefore, clock power reduction is crucial in modern IC design. Register clustering can effectively save clock power because of significantly reducing the number of clock sinks and register pin capacitance, clock routed wirelength, and the number of clock buffers. In this paper, we propose effective mean shift to naturally form clusters according to register distribution without placement disruption. Effective mean shift fulfills the requirements to be a good register clustering algorithm because it needs no prespecified number of clusters, is insensitive to initializations, is robust to outliers, is tolerant of various register distributions, is efficient and scalable, and balances clock power reduction against timing degradation. Experimental results show that our approach outperforms state-of-the-art work on power and timing balancing, as well as efficiency and scalability.en_US
dc.language.isoen_USen_US
dc.subjectRegister clusteringen_US
dc.subjectClock poweren_US
dc.subjectTimingen_US
dc.subjectClusteringen_US
dc.subjectMean shiften_US
dc.titleGraceful Register Clustering by Effective Mean Shift Algorithm for Power and Timing Balancingen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1145/3299902.3309753en_US
dc.identifier.journalPROCEEDINGS OF THE 2019 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD '19)en_US
dc.citation.spage11en_US
dc.citation.epage18en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000475605300003en_US
dc.citation.woscount0en_US
顯示於類別:會議論文