完整後設資料紀錄
DC 欄位語言
dc.contributor.authorNidhi, Karunaen_US
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorLee, Jian-Hsingen_US
dc.contributor.authorHuang, Shao-Changen_US
dc.date.accessioned2019-08-02T02:15:29Z-
dc.date.available2019-08-02T02:15:29Z-
dc.date.issued2019-07-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2019.2916032en_US
dc.identifier.urihttp://hdl.handle.net/11536/152183-
dc.description.abstractEnergy handling capability of large-array devices (LADs) is one of the most dominating concerns for the designers that affect the device design and its reliability. In this paper, the improvement of the avalanche ruggedness capability by using an optional implantation layer has been investigated the first time for the application of 5-V n-channel large-array MOSFET in a bipolar-CMOS-DMOS (BCD) process. Experimental results with extensive measurements verified that the maximum avalanche current (I-AV) achieved from themodified device is enhanced by more than twice. Moreover, the energy in avalanche single pulse (EAS) capability is improved by more than five times. A significant improvement is noticed in the avalanche safe-operating-area (A-SOA) as compared to the original device, and the failure analysis is discussed in detail. In addition, the impact of an optional implantation layer on the total gate charge (Qg) is also compared for a LAD with a total width of 12 000 mu m.en_US
dc.language.isoen_USen_US
dc.subjectAvalanche ruggednessen_US
dc.subjectavalanche safe-operating-area (A-SOA)en_US
dc.subjectcurrent in avalanche (IAV)en_US
dc.subjectlarge-array device (LAD)en_US
dc.subjecttime in avalanche (tAV)en_US
dc.subjecttotal gate charge (Qg)en_US
dc.subjectunclamped inductive switching (UIS)en_US
dc.titleAvalanche Ruggedness Capability and Improvement of 5-V n-Channel Large-Array MOSFET in BCD Processen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2019.2916032en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume66en_US
dc.citation.issue7en_US
dc.citation.spage3040en_US
dc.citation.epage3048en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000472184900028en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文