完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsu, Pai-Hsiang | en_US |
dc.contributor.author | Lee, Yueh-Ru | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2019-09-02T07:45:41Z | - |
dc.date.available | 2019-09-02T07:45:41Z | - |
dc.date.issued | 2019-01-01 | en_US |
dc.identifier.isbn | 978-1-7281-0655-7 | en_US |
dc.identifier.issn | 2474-2724 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/152557 | - |
dc.description.abstract | This paper presents a pseudo-random capacitor switching scheme. Taking 1% of capacitor mismatch into account, after applying the pseudo-random switching scheme to the SAR ADC matlab behavioral model, for 500 Monte Carlo simulations, the missing code (Minimum DNL=-1) occurrence is reduced from 176 to 3, and the other performance indicators are also improved significantly. The circuit was fabricated by using 0.18-mu m 1P6M TSMC CMOS process. With a sampling rate of 1KS/s and 50Hz input frequency, the measured SNDR and SFDR achieves 57.11dB and 75.37dB respectively while consuming a power of 7.68 mu W. With a sampling rate of 48KS/s and 500Hz input frequency, the measured SNDR and SFDR achieves 56.91dB and 74.47dB respectively while consuming a power of 7.93 mu W. With a sampling rate of IMS/s and 50KHz input frequency, the measured SNDR and SFDR achieves 58.71dB and 77.89dB respectively while consuming a power of 102 mu W. The measured INL is 0.54/-0.78 LSB, and DNL is 0.67/-0.82 LSB. The circuit is applicable for various bio-medical applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | pseudo-random | en_US |
dc.subject | successive-approximation-register analog-to-digital converter | en_US |
dc.subject | high-performance | en_US |
dc.subject | low power | en_US |
dc.title | 10-Bit SAR ADC With Novel Pseudo-Random Capacitor Switching Scheme | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT) | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000480385400004 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |