完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYing, Jen-Chengen_US
dc.contributor.authorTseng, Wang-Dauhen_US
dc.contributor.authorTsai, Wen-Jiinen_US
dc.date.accessioned2019-09-02T07:46:12Z-
dc.date.available2019-09-02T07:46:12Z-
dc.date.issued2019-07-01en_US
dc.identifier.issn1016-2364en_US
dc.identifier.urihttp://dx.doi.org/10.6688/JISE.201907_35(4).0008en_US
dc.identifier.urihttp://hdl.handle.net/11536/152607-
dc.description.abstractHigh test power dissipation can severely affect the chip yield and hence the final cost of the product. This makes it of utmost important to develop low power scan test methodologies. In this work we have proposed a capture power minimization method to disable those scan chains, needless for the target fault detection, during the capture cycle for multi-scan testing. This method combines the scan chain clustering algorithm with the scan chain disabling technique to disable partial scan chains during the capture cycles while keeping the fault coverage unchanged. This method does not induce the capture violation problem nor does it increase the routing overhead. Experimental results for the large ISCAS'89 benchmark circuits show that this method can reduce the capture power by 43.97% averagely.en_US
dc.language.isoen_USen_US
dc.subjectcapture poweren_US
dc.subjectlow power testingen_US
dc.subjectpower consumptionen_US
dc.subjectscan-based testingen_US
dc.subjectscan chainen_US
dc.titleMulti-Scan Architecture with Scan Chain Disabling Technique for Capture Power Reductionen_US
dc.typeArticleen_US
dc.identifier.doi10.6688/JISE.201907_35(4).0008en_US
dc.identifier.journalJOURNAL OF INFORMATION SCIENCE AND ENGINEERINGen_US
dc.citation.volume35en_US
dc.citation.issue4en_US
dc.citation.spage839en_US
dc.citation.epage849en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000476582500009en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文