標題: Self-Limited Low-Temperature Trimming and Fully Silicided S/D for Vertically Stacked Cantilever Gate-All-Around Poly-Si Junctionless Nanosheet Transistors
作者: Chung, Chris Chun-Chih
Ko, Chun-Ming
Chao, Tien-Sheng
電子物理學系
Department of Electrophysics
關鍵字: Logic gates;Chemicals;Surface morphology;Surface treatment;Silicides;Silicidation;Ions;Self-Limit;low-temperature trimming;fully silicided-S;D;vertically stacked;poly-Si;junctionless;nanosheet;monolithic 3D-ICs
公開日期: 1-Jan-2019
摘要: A self-limited low-temperature trimming process is demonstrated without surface morphology degradation. It shows great potential to control the trimming process with a large process window (400900 s). Subthreshold characteristics are improved and I<sub>off</sub> is drastically reduced (two orders of magnitude) with increasing trimming cycles. Full silicidation on the source/drain (FUSI-S/D) is performed to improve I<sub>on</sub>. Surprisingly, after silicidation, both I<sub>on</sub> and ${\boldsymbol{\mu }} _{\mathrm{ FE}}$ shows degradation despite that the series resistance is improved. An ultrathin body junctionless (UTB-JL) device is fabricated to investigate the degradation cause by direct CV measurement on the device, which can give us an insight into the details of the change with the silicidation.
URI: http://dx.doi.org/10.1109/JEDS.2019.2940606
http://hdl.handle.net/11536/153240
ISSN: 2168-6734
DOI: 10.1109/JEDS.2019.2940606
期刊: IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY
Volume: 7
Issue: 1
起始頁: 959
結束頁: 963
Appears in Collections:Articles