標題: | Experimental Demonstration of Stacked Gate- All-Around Poly-Si Nanowires Negative Capacitance FETs With Internal Gate Featuring Seed Layer and Free of Post-Metal Annealing Process |
作者: | Lee, Shen-Yang Chen, Han-Wei Shen, Chiuan-Huei Kuo, Po-Yi Chung, Chun-Chih Huang, Yu-En Chen, Hsin-Yu Chao, Tien-Sheng 電子物理學系 光電工程學系 Department of Electrophysics Department of Photonics |
關鍵字: | Gate-all-around;HZO;IMG;MFMIS;nanowire;NC-FET;poly-Si;seed layer;stacked channel |
公開日期: | 1-Nov-2019 |
摘要: | For the first time, two-layer stacked nanowire gate-all-around (GAA) negative capacitance (NC) field-effect transistors (FETs) with an ultrasmall poly-Si channel that has a size of $5.3\times9$ nm(2) and a metal-ferroelectric-metal-insulator-semiconductor (MFMIS) are experimentally demonstrated. FETs exhibit a remarkable I-on-I-off ratio of more than 10(8). We demonstrated stacked channels, double layers, GAA NC-FET with a threshold voltage ( ${V}_{\textit {TH}}$ ) of 0.61 V, and a superior subthreshold behavior with an average and minimum sub- ${V}_{\textit {TH}}$ slope of 43.85 and 26.84 mV/dec, respectively. An additional ZrO2 seed layer was inserted under the Hf $_{{1-}{x}}$ ZrxO2 layer to improve ferroelectric crystallinity. Thus, the conventional crystallization annealing step can be omitted due to the presence of the orthorhombic phase ( ${o}$ -phase) before further post-metal annealing (PMA). |
URI: | http://dx.doi.org/10.1109/LED.2019.2940696 http://hdl.handle.net/11536/153252 |
ISSN: | 0741-3106 |
DOI: | 10.1109/LED.2019.2940696 |
期刊: | IEEE ELECTRON DEVICE LETTERS |
Volume: | 40 |
Issue: | 11 |
起始頁: | 1708 |
結束頁: | 1711 |
Appears in Collections: | Articles |