標題: | A 2.17mW Acoustic DSP Processor with CNN-FFT Accelerators for Intelligent Hearing Aided Devices |
作者: | Lee, Yu-Chi Chi, Tai-Shih Yang, Chia-Hsiang 電機工程學系 Department of Electrical and Computer Engineering |
關鍵字: | Speech Enhancement;convolutional neural network (CNN);fast Fourier transform (FFT);reconfigurable architecture;CMOS integrated circuits |
公開日期: | 1-Jan-2019 |
摘要: | This paper proposes an acoustic DSP processor with a neural network core for speech enhancement. Accelerators for convolutional neural network (CNN) and fast Fourier transform (FFT) are embedded. The CNN-based speech enhancement algorithm takes the speech signals spectrogram as the model's input, and predicts the desired mask of speech to enhance speech intelligibility after passing through the CNN model. An array of multiply-accumulator (MAC) and coordinate rotation digital computer (CORDIC) engines are deployed to efficiently compute linear and nonlinear functions. Hardware sharing is applied to reduce hardware area by leveraging the high similarity between CNN and FFT computations. The proposed DSP processor chip is fabricated in a 40-nm CMOS technology with a core area of 4.3 mm(2). The chip's power dissipation is 2.17 mW at an operating frequency of 5 MHz. The CNN accelerator supports both convolutional and fully-connected layers and achieves an energy efficiency of 1200-to-2180 GOPS/W, despite the flexibility for FFT. The speech intelligibility can be enhanced by up to 41% under low SNR conditions. |
URI: | http://hdl.handle.net/11536/153277 |
ISBN: | 978-1-5386-7884-8 |
期刊: | 2019 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS 2019) |
起始頁: | 97 |
結束頁: | 101 |
Appears in Collections: | Conferences Paper |