完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yeh, Chao-Hui | en_US |
dc.contributor.author | Liang, Zheng-Yong | en_US |
dc.contributor.author | Lin, Yung-Chang | en_US |
dc.contributor.author | Chen, Hsiang-Chieh | en_US |
dc.contributor.author | Fan, Ta | en_US |
dc.contributor.author | Ma, Chun-Hao | en_US |
dc.contributor.author | Chu, Ying-Hao | en_US |
dc.contributor.author | Suenaga, Kazu | en_US |
dc.contributor.author | Chiu, Po-Wen | en_US |
dc.date.accessioned | 2020-03-02T03:23:32Z | - |
dc.date.available | 2020-03-02T03:23:32Z | - |
dc.date.issued | 2020-01-01 | en_US |
dc.identifier.issn | 1936-0851 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1021/acsnano.9b08288 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/153804 | - |
dc.description.abstract | The most pressing barrier for the development of advanced electronics based on two-dimensional (2D) layered semiconductors stems from the lack of site-selective synthesis of complementary n- and p-channels with low contact resistance. Here, we report an in-plane epitaxial route for the growth of interlaced 2D semiconductor monolayers using chemical vapor deposition with a gas-confined scheme, in which patterned graphene (Gr) serves as a guiding template for site-selective growth of Gr-WS2-Gr and Gr-WSe2-Gr heterostructures. The Gr/2D semiconductor interface exhibits a transparent contact with a nearly ideal pinning factor of 0.95 for the n-channel WS2 and 0.92 for the p-channel WSe2. The effective depinning of the Fermi level gives an ultralow contact resistance of 0.75 and 1.20 k Omega.mu m for WS2 and WSe2, respectively. Integrated logic circuits including inverter, NAND gate, static random access memory, and five-stage ring oscillator are constructed using the complementary Gr-WS2-Gr-WSe2-Gr heterojunctions as a fundamental building block, featuring the prominent performance metrics of high operation frequency (>0.2 GHz), low-power consumption, large noise margins, and high operational stability. The technology presented here provides a speculative look at the electronic circuitry built on atomic-scale semiconductors in the near future. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | TMD | en_US |
dc.subject | 2D materials | en_US |
dc.subject | Schottky barrier | en_US |
dc.subject | field-effect transistor | en_US |
dc.subject | integrated circuit | en_US |
dc.subject | logic gate | en_US |
dc.title | Graphene-Transition Metal Dichalcogenide Heterojunctions for Scalable and Low-Power Complementary Integrated Circuits | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1021/acsnano.9b08288 | en_US |
dc.identifier.journal | ACS NANO | en_US |
dc.citation.volume | 14 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 985 | en_US |
dc.citation.epage | 992 | en_US |
dc.contributor.department | 材料科學與工程學系 | zh_TW |
dc.contributor.department | Department of Materials Science and Engineering | en_US |
dc.identifier.wosnumber | WOS:000510531500087 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |