完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYeh, Chao-Huien_US
dc.contributor.authorLiang, Zheng-Yongen_US
dc.contributor.authorLin, Yung-Changen_US
dc.contributor.authorChen, Hsiang-Chiehen_US
dc.contributor.authorFan, Taen_US
dc.contributor.authorMa, Chun-Haoen_US
dc.contributor.authorChu, Ying-Haoen_US
dc.contributor.authorSuenaga, Kazuen_US
dc.contributor.authorChiu, Po-Wenen_US
dc.date.accessioned2020-03-02T03:23:32Z-
dc.date.available2020-03-02T03:23:32Z-
dc.date.issued2020-01-01en_US
dc.identifier.issn1936-0851en_US
dc.identifier.urihttp://dx.doi.org/10.1021/acsnano.9b08288en_US
dc.identifier.urihttp://hdl.handle.net/11536/153804-
dc.description.abstractThe most pressing barrier for the development of advanced electronics based on two-dimensional (2D) layered semiconductors stems from the lack of site-selective synthesis of complementary n- and p-channels with low contact resistance. Here, we report an in-plane epitaxial route for the growth of interlaced 2D semiconductor monolayers using chemical vapor deposition with a gas-confined scheme, in which patterned graphene (Gr) serves as a guiding template for site-selective growth of Gr-WS2-Gr and Gr-WSe2-Gr heterostructures. The Gr/2D semiconductor interface exhibits a transparent contact with a nearly ideal pinning factor of 0.95 for the n-channel WS2 and 0.92 for the p-channel WSe2. The effective depinning of the Fermi level gives an ultralow contact resistance of 0.75 and 1.20 k Omega.mu m for WS2 and WSe2, respectively. Integrated logic circuits including inverter, NAND gate, static random access memory, and five-stage ring oscillator are constructed using the complementary Gr-WS2-Gr-WSe2-Gr heterojunctions as a fundamental building block, featuring the prominent performance metrics of high operation frequency (>0.2 GHz), low-power consumption, large noise margins, and high operational stability. The technology presented here provides a speculative look at the electronic circuitry built on atomic-scale semiconductors in the near future.en_US
dc.language.isoen_USen_US
dc.subjectTMDen_US
dc.subject2D materialsen_US
dc.subjectSchottky barrieren_US
dc.subjectfield-effect transistoren_US
dc.subjectintegrated circuiten_US
dc.subjectlogic gateen_US
dc.titleGraphene-Transition Metal Dichalcogenide Heterojunctions for Scalable and Low-Power Complementary Integrated Circuitsen_US
dc.typeArticleen_US
dc.identifier.doi10.1021/acsnano.9b08288en_US
dc.identifier.journalACS NANOen_US
dc.citation.volume14en_US
dc.citation.issue1en_US
dc.citation.spage985en_US
dc.citation.epage992en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000510531500087en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文