標題: REMAP plus : An Efficient Banking Architecture for Multiple Writes of Algorithmic Memory
作者: Lai, Bo-Cheng
Chen, Bo-Ya
Chen, Bo-En
Hsin, Yi-Da
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Algorithmic multiported memory (AMM);banking structure;memory architecture;multiple writes
公開日期: 1-Mar-2020
摘要: Supporting multiple write ports is one of the main challenges when designing algorithmic multiported memory (AMM). AMM supports concurrent accesses by cooperating multiple, low-complexity memory modules together with logical operations. When scaling the number of write ports, the nontable-based approaches quadratically increase the number of memory modules, whereas the table-based approaches tend to introduce complex lookup tables and access handling logics. In this article, we introduce REMAP+, an efficient banking architecture to support multiple writes. We optimize the pipeline of REMAP+ to achieve high access bandwidth and more efficient table access. We also exploit the structured architecture of REMAP+ and propose a systematic design flow to automate the scaling of write ports and optimization of banking. Comprehensive analysis is presented to reveal the insight into design features and concerns. Based on extensive experiments, we have shown that REMAP+ outperforms the existing write schemes (XOR, live value table (LVT), and REMAP) with higher bandwidth (49%, 50%, 18%), lower energy (28%, 49%, 54%), and smaller area (43%, 37%, 35%).
URI: http://dx.doi.org/10.1109/TVLSI.2019.2957455
http://hdl.handle.net/11536/153886
ISSN: 1063-8210
DOI: 10.1109/TVLSI.2019.2957455
期刊: IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Volume: 28
Issue: 3
起始頁: 660
結束頁: 671
Appears in Collections:Articles