標題: An 8-bit 10-GHz 21-mW Time-Interleaved SAR ADC With Grouped DAC Capacitors and Dual-Path Bootstrapped Switch
作者: Swindlehurst, Eric
Jensen, Hunter
Petrie, Alexander
Song, Yixin
Kuan, Yen-Cheng
Chang, Mau-Chung Frank
Wu, Jieh-Tsorng
Chiang, Shiuh-Hua Wood
電子工程學系及電子研究所
國際半導體學院
Department of Electronics Engineering and Institute of Electronics
International College of Semiconductor Technology
關鍵字: Bootstrapped switch;DAC;SAR ADC;time interleaved
公開日期: 1-一月-2019
摘要: An 8-bit 10-GHz 8x time-interleaved SAR ADC in 28-nm CMOS incorporates an aggressively scaled DAC with grouped capacitors in a symmetrical comb structure to afford a threefold reduction in the bottom-plate parasitic capacitance. A dual-path bootstrapped switch decouples critical signal from nonlinear capacitance to boost the sampling SFDR by more than 5 dB. The ADC demonstrates an SNDR of 36.9 dB at Nyquist while consuming 21 mW, yielding an FoM of 37 fJ/conv.-step, the lowest among the reported ADCs with similar speeds and resolutions and more than 2x improvement from the state-of-the-art.
URI: http://dx.doi.org/10.1109/LSSC.2019.2931440
http://hdl.handle.net/11536/154004
ISBN: 978-1-7281-1550-4
ISSN: 1930-8833
DOI: 10.1109/LSSC.2019.2931440
期刊: IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019)
起始頁: 83
結束頁: 0
顯示於類別:會議論文