完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lopez, Henry | en_US |
dc.contributor.author | Chan, Hsun-Wei | en_US |
dc.contributor.author | Chiu, Kang-Lun | en_US |
dc.contributor.author | Tsai, Pei-Yun | en_US |
dc.contributor.author | Jou, Shyh-Jye Jerry | en_US |
dc.date.accessioned | 2020-05-05T00:02:26Z | - |
dc.date.available | 2020-05-05T00:02:26Z | - |
dc.date.issued | 2020-04-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2019.2955925 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/154242 | - |
dc.description.abstract | This article presents a high-throughput and low-routing complexity low-density parity check (LDPC) decoder design based on a novel second minimum approximation min-sum (SAMS) algorithm. The routing congestion is mitigated by reducing the required interconnections in the critical path of the routing network. The implementation and postlayout results with 28-nm 1P9M CMOS process show that the proposed design can achieve a throughput of 10.5 Gb/s for a millimeter-wave 60-GHz baseband system while satisfying the low bit error rate (BER) requirements (10(-7)). The proposed design reduces the wiring in the routing network by 21% and improves the area by 12% compared to the conventional min-sum (MS) and normalized MS (NMS) algorithm. Additional hardware optimizations are obtained by considering the internal message passing resolution based on the BER and signal-to-noise ratio (SNR) requirements for a practical baseband system. The power consumption is efficiently reduced by the employment of a shared address generator that exploits the degree of parallelism to reduce the switching activity on a group of memory elements. The LDPC decoder is implemented with a core area of 0.14 mm(2), power consumption of 81 mW at 312.5 MHz, and the area and power efficiency of 75 Gb/s/mm(2) and 10.2 pJ/bit, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Low-density parity check (LDPC) decoder | en_US |
dc.subject | min-sum (MS) algorithm | en_US |
dc.subject | normalized MS (NMS) | en_US |
dc.subject | offset MS (OMS) | en_US |
dc.title | A 75-Gb/s/mm(2) and Energy-Efficient LDPC Decoder Based on a Reduced Complexity Second Minimum Approximation Min-Sum Algorithm | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2019.2955925 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 28 | en_US |
dc.citation.issue | 4 | en_US |
dc.citation.spage | 926 | en_US |
dc.citation.epage | 939 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000522421700007 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |