完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Ning-Chien_US
dc.contributor.authorChen, Yu-Guangen_US
dc.contributor.authorWu, Kai-Chiangen_US
dc.date.accessioned2020-07-01T05:21:48Z-
dc.date.available2020-07-01T05:21:48Z-
dc.date.issued2019-01-01en_US
dc.identifier.isbn978-1-7281-3391-1en_US
dc.identifier.issn2159-3469en_US
dc.identifier.urihttp://dx.doi.org/10.1109/ISVLSI.2019.00048en_US
dc.identifier.urihttp://hdl.handle.net/11536/154474-
dc.description.abstractCircuit performance has been the key design constraint for over a decade. Variable-latency design (VLD) paradigm was proposed for optimizing the overall performance in terms of throughput. In addition, process variations and aging effects manifest themselves as gate delay shifts, and in turn cause variability of circuit timing (timing variability). Besides, Power consumption is another important design consideration. To deal with the impact of timing variability and power issue better, in this paper, we present a VDD assignment framework based on genetic algorithm (GA) to minimize the power consumption of VLD. Our objective is making constructed VLD circuits more power-efficient under given tolerance to timing variability. Experimental results show that on average our methodology can achieve 24% dynamic power reduction, while preserving at least 8% timing margin, with only 5% overhead in circuit area and leakage power.en_US
dc.language.isoen_USen_US
dc.titleExploration and Exploitation of Dual Timing Margins for Improving Power Efficiency of Variable-Latency Designsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ISVLSI.2019.00048en_US
dc.identifier.journal2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019)en_US
dc.citation.spage219en_US
dc.citation.epage224en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000538332100039en_US
dc.citation.woscount0en_US
顯示於類別:會議論文