完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Kao, Yu-Hsiang | en_US |
dc.contributor.author | Huang, Juinn-Dar | en_US |
dc.date.accessioned | 2014-12-08T15:21:46Z | - |
dc.date.available | 2014-12-08T15:21:46Z | - |
dc.date.issued | 2010 | en_US |
dc.identifier.isbn | 978-1-4244-5271-2 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/15513 | - |
dc.description.abstract | NAND flash memory is one of the most important components in modern non-volatile storage media. However, long command setup time and slow I/O interface frequency of current NAND flash device has been limiting the bandwidth of data transfer. In this paper, we propose a high-performance NAND flash controller architecture by exploiting two techniques parallel out-of-order execution of multi-die commands and two-plane address translation. By these two techniques, the number of commands being executed in parallel can be maximized and the average execution time per command can thus be greatly reduced to achieve higher performance. The experimental results show that the proposed NAND flash controller can improve the data access performance in both read and program for at least 18% as compared to a baseline NAND flash controller. | en_US |
dc.language.iso | en_US | en_US |
dc.title | High-Performance NAND Flash Controller Exploiting Parallel Out-of-Order Command Execution | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT) | en_US |
dc.citation.spage | 160 | en_US |
dc.citation.epage | 163 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000300486600041 | - |
顯示於類別: | 會議論文 |