標題: Statistical Prediction of Nanosized-Metal-Grain-Induced Threshold-Voltage Variability for 3D Vertically Stacked Silicon Gate-All-Around Nanowiren-MOSFETs
作者: Sung, Wen-Li
Li, Yiming
交大名義發表
電機工程學系
電信工程研究所
National Chiao Tung University
Department of Electrical and Computer Engineering
Institute of Communications Engineering
關鍵字: Gate-all-around;nanowire;metal grain number;threshold voltage;variability;sensitivity
公開日期: 1-Jan-1970
摘要: In this study, we present a statistically accurate model to predict the threshold-voltage variability (sigma V-th) efficiently for three-dimensional (3D) vertically stacked silicon (Si) gate-all-around (GAA) nanowire (NW)n-MOSFETs with multi-channels. The statistical results indicate that the sigma V(th)decreases exponentially by increasing metal grain number (MGN), which is unitless. Additionally, the magnitude of sigma V(th)was calculated for various MGNs, which joins the normality test with Anderson-Darling test. Therefore, the model with MGN can be implemented by nonlinear regression with a regression coefficient of approximately one. From this model and the perspective of process, more 3D vertically stacked channels can reduce the value and sensitivity of sigma V-th. This study provides useful information from statistics to explain the experiment results for 3D vertically stacked Si GAA NWn-MOSFETs with multi-channels.
URI: http://dx.doi.org/10.1007/s11664-020-08332-2
http://hdl.handle.net/11536/155212
ISSN: 0361-5235
DOI: 10.1007/s11664-020-08332-2
期刊: JOURNAL OF ELECTRONIC MATERIALS
起始頁: 0
結束頁: 0
Appears in Collections:Articles