標題: First demonstration of 40-nm channel length top-gate WS2 pFET using channel area-selective CVD growth directly on SiOx/Si substrate
作者: Cheng, Chao-Ching
Chung, Yun-Yan
Li, Ming-Yang
Lin, Chao-Ting
Li, Chi-Feng
Chen, Jyun-Hong
Lai, Tung-Yen
Li, Kai-Shin
Shieh, Jia-Min
Su, Sheng-Kai
Chiang, Hung-Li
Chen, Tzu-Chiang
Li, Lain-Jong
Wong, H-S Philip
Chien, Chao-Hsin
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-Jan-2019
摘要: Area-selective channel material growth for 2D transistors is more desirable for volume manufacturing than exfoliation or wet/dry transfer after large area growth. We demonstrate the first top-gate WS(2)p-channel field-effect transistors (p-FETs) fabricated on SiOx/Si substrate using channel area-selective CVD growth. Smooth and uniform WS2 comprising approximately 6 layers was formed by area-selective CVD growth in which a patterned tungsten-source/drain served as the seed for WS2 growth. For a 40 nm gate length transistor, the device has impressive electrical characteristics: on/off ratio of similar to 10(6), a S.S. of similar to 97 mV/dec.. and nearly zero DIBL.
URI: http://hdl.handle.net/11536/155277
ISBN: 978-4-86348-719-2; 978-4-86348-717-8
期刊: 2019 SYMPOSIUM ON VLSI TECHNOLOGY
起始頁: 0
結束頁: 0
Appears in Collections:Conferences Paper