完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Hung-Wei | en_US |
dc.contributor.author | Chen, Shen-Li | en_US |
dc.contributor.author | Huang, Yu-Ting | en_US |
dc.contributor.author | Chen, Hsun-Hsiang | en_US |
dc.date.accessioned | 2020-10-05T02:02:01Z | - |
dc.date.available | 2020-10-05T02:02:01Z | - |
dc.date.issued | 2020-01-01 | en_US |
dc.identifier.issn | 2168-6734 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JEDS.2020.3013442 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/155432 | - |
dc.description.abstract | This paper studies a composite power n-channel lateral-diffused MOSFET device with a super junction (SJ) and parasitic silicon-controlled rectifier structure (nLDMOS-SJ-SCR) in the drain side, which can be used for electrostatic discharge (ESD) and latch-up (LU) reliability enhancements of 60-V power electronics. For ESD and LU protection considerations, the drain side with an SJ structure integrated with p-n-p- and n-p-n-arranged types of nLDMOS-SCR transistors is demonstrated. According to the experimental data, the layout of the SJ structure in the drain side has positive effects on ESD and LU capabilities. The layout type of nLDMOS-SJ with a pillar width W = 9 mu m has the highest secondary breakdown current (I-t2) values; the ESD (LU) improvement was 46.3% (13.3%) compared with the nLDMOS reference sample. Meanwhile, an nLDMOS-SJ with a pillar width W = 27 mu m has the highest figure of merit (FOM) value. By contrast, an embedded p-n-p-(n-p-n-)arranged type SCR structure was added into the drain side once again. Initially, it has a positive (negative) effect on the ESD reliability. Furthermore, the ESD (figure of merit; FOM) improvement was 37.9% (13.72%) of the corresponding nLDMOS-SJ device for nLDMOS-SJ-SCR (p-n-p) with W = 27 mu m. Overall, an nLDMOS-SJ device integrated with the p-n-p-arranged-type SCR in the drain side is a favorable choice for ESD and LU improvements. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Electrostatic discharges | en_US |
dc.subject | Implants | en_US |
dc.subject | Reliability | en_US |
dc.subject | Layout | en_US |
dc.subject | Fingers | en_US |
dc.subject | Three-dimensional displays | en_US |
dc.subject | Electron devices | en_US |
dc.subject | Electrostatic discharge (ESD) | en_US |
dc.subject | latch-up (LU) | en_US |
dc.subject | n-channel lateral-diffused MOSFET (nLDMOS) | en_US |
dc.subject | secondary breakdown current (I-t2) | en_US |
dc.subject | silicon controller rectifier (SCR) | en_US |
dc.subject | super junction (SJ) | en_US |
dc.title | ESD Improvements on Power N-Channel LDMOS Devices by the Composite Structure of Super Junctions Integrated With SCRs in the Drain Side | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JEDS.2020.3013442 | en_US |
dc.identifier.journal | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY | en_US |
dc.citation.volume | 8 | en_US |
dc.citation.spage | 864 | en_US |
dc.citation.epage | 872 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000562025700001 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |