完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Hung-Weien_US
dc.contributor.authorChen, Shen-Lien_US
dc.contributor.authorHuang, Yu-Tingen_US
dc.contributor.authorChen, Hsun-Hsiangen_US
dc.date.accessioned2020-10-05T02:02:01Z-
dc.date.available2020-10-05T02:02:01Z-
dc.date.issued2020-01-01en_US
dc.identifier.issn2168-6734en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JEDS.2020.3013442en_US
dc.identifier.urihttp://hdl.handle.net/11536/155432-
dc.description.abstractThis paper studies a composite power n-channel lateral-diffused MOSFET device with a super junction (SJ) and parasitic silicon-controlled rectifier structure (nLDMOS-SJ-SCR) in the drain side, which can be used for electrostatic discharge (ESD) and latch-up (LU) reliability enhancements of 60-V power electronics. For ESD and LU protection considerations, the drain side with an SJ structure integrated with p-n-p- and n-p-n-arranged types of nLDMOS-SCR transistors is demonstrated. According to the experimental data, the layout of the SJ structure in the drain side has positive effects on ESD and LU capabilities. The layout type of nLDMOS-SJ with a pillar width W = 9 mu m has the highest secondary breakdown current (I-t2) values; the ESD (LU) improvement was 46.3% (13.3%) compared with the nLDMOS reference sample. Meanwhile, an nLDMOS-SJ with a pillar width W = 27 mu m has the highest figure of merit (FOM) value. By contrast, an embedded p-n-p-(n-p-n-)arranged type SCR structure was added into the drain side once again. Initially, it has a positive (negative) effect on the ESD reliability. Furthermore, the ESD (figure of merit; FOM) improvement was 37.9% (13.72%) of the corresponding nLDMOS-SJ device for nLDMOS-SJ-SCR (p-n-p) with W = 27 mu m. Overall, an nLDMOS-SJ device integrated with the p-n-p-arranged-type SCR in the drain side is a favorable choice for ESD and LU improvements.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic dischargesen_US
dc.subjectImplantsen_US
dc.subjectReliabilityen_US
dc.subjectLayouten_US
dc.subjectFingersen_US
dc.subjectThree-dimensional displaysen_US
dc.subjectElectron devicesen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectlatch-up (LU)en_US
dc.subjectn-channel lateral-diffused MOSFET (nLDMOS)en_US
dc.subjectsecondary breakdown current (I-t2)en_US
dc.subjectsilicon controller rectifier (SCR)en_US
dc.subjectsuper junction (SJ)en_US
dc.titleESD Improvements on Power N-Channel LDMOS Devices by the Composite Structure of Super Junctions Integrated With SCRs in the Drain Sideen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JEDS.2020.3013442en_US
dc.identifier.journalIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETYen_US
dc.citation.volume8en_US
dc.citation.spage864en_US
dc.citation.epage872en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000562025700001en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文