完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSung, Po-Jungen_US
dc.contributor.authorChang, Shu-Weien_US
dc.contributor.authorKao, Kuo-Hsingen_US
dc.contributor.authorWu, Chien-Tingen_US
dc.contributor.authorSu, Chun-Jungen_US
dc.contributor.authorCho, Ta-Chunen_US
dc.contributor.authorHsueh, Fu-Kuoen_US
dc.contributor.authorLee, Wen-Hsien_US
dc.contributor.authorLee, Yao-Jenen_US
dc.contributor.authorChao, Tien-Shengen_US
dc.date.accessioned2020-10-05T02:02:01Z-
dc.date.available2020-10-05T02:02:01Z-
dc.date.issued2020-09-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2020.3007134en_US
dc.identifier.urihttp://hdl.handle.net/11536/155438-
dc.description.abstractIn this study, conventional CMOS and complementary field-effect transistor (CFET) inverters based on a vertically stacked-nanosheet (NS) structure were fabricated. The NS below 8-nm channel layer thickness (T-Si) was obtained by dry etching and wet etching processes. The channel thickness is controlled by dry etching, and the channel width was shrunk down by wet etching. Compared to single nanowire field-effect transistors (NSFETs), stacked NSFETs exhibit higher ON-current performance. For the CMOS inverter, the voltage transfer characteristics (VTCs) could be matched much better by adjusting the channel widths and layers for N-channel MOSFET (NFET) and P-channel MOSFET (PFET), respectively. For the CFET inverter, layout areas could be reduced and requires less number of lithographic and ion implantation steps contrary to the CMOS inverter. However, we observe that the VTCs of the CFET inverters still show asymmetric behavior due to the difficulties of adjustment in NS layers and systematic behavior of threshold voltages for NFETs/PFETs. This work experimentally demonstrates the CMOS and CFET inverters on the vertically stacked NS structure, which is promising for system-on-panel (SoP) and 3-D-ICs applications.en_US
dc.language.isoen_USen_US
dc.subjectCMOSen_US
dc.subjectcomplementary field-effect transistor (CFET)en_US
dc.subjectjunctionless FET (JLFET)en_US
dc.subjectnanosheet (NS)en_US
dc.subjectpoly-Sien_US
dc.subjectvertically stackeden_US
dc.titleFabrication of Vertically Stacked Nanosheet Junctionless Field-Effect Transistors and Applications for the CMOS and CFET Invertersen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2020.3007134en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume67en_US
dc.citation.issue9en_US
dc.citation.spage3504en_US
dc.citation.epage3509en_US
dc.contributor.department電子物理學系zh_TW
dc.contributor.departmentDepartment of Electrophysicsen_US
dc.identifier.wosnumberWOS:000562091800001en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文