完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Juinn-Daren_US
dc.contributor.authorChen, Chia-Ien_US
dc.contributor.authorHsu, Wan-Lingen_US
dc.contributor.authorLin, Yen-Tingen_US
dc.contributor.authorJou, Jing-Yangen_US
dc.date.accessioned2014-12-08T15:22:04Z-
dc.date.available2014-12-08T15:22:04Z-
dc.date.issued2012-02-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://dx.doi.org/10.1587/transfun.E95.A.559en_US
dc.identifier.urihttp://hdl.handle.net/11536/15659-
dc.description.abstractIn deep-submicron era, wire delay is becoming a bottleneck while pursuing higher system clock speed. Several distributed register (DR) architectures are proposed to cope with this problem by keeping most wires local. In this article, we propose the distributed register-file microarchitecture with inter-island delay (DRFM-IID). Though DRFM-IID is also one of the DR-based architectures, it is considered more practical than the previously proposed DRFM, in terms of delay model. With such delay consideration, the synthesis task is inherently more complicated than the one without inter-island delay concern since uncertain interconnect latency is very likely to seriously impact on the whole system performance. Therefore we also develop a performance-driven architectural synthesis framework targeting DRFM-IID. Several factors for evaluating the quality of results, such as number of inter-island transfers, timing-criticality of transfer, and resource utilization balancing, are adopted as the guidance while performing architectural synthesis for better optimization outcomes. The experimental results show that the latency and the number of inter-cluster transfers can be reduced by 26.9% and 37.5% on average; and the latter is commonly regarded as an indicator for power consumption of on-chip communication.en_US
dc.language.isoen_USen_US
dc.subjectBehavioral synthesisen_US
dc.subjectdistributed register-fileen_US
dc.subjectperformance optimizationen_US
dc.subjectlow-poweren_US
dc.subjectresource bindingen_US
dc.subjectschedulingen_US
dc.titlePerformance-Driven Architectural Synthesis for Distributed Register-File Microarchitecture with Inter-Island Delayen_US
dc.typeArticleen_US
dc.identifier.doi10.1587/transfun.E95.A.559en_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE95Aen_US
dc.citation.issue2en_US
dc.citation.spage559en_US
dc.citation.epage566en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000300472000016-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000300472000016.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。