標題: WiT: Optimal Wiring Topology for Electromigration Avoidance
作者: Jiang, Iris Hui-Ru
Chang, Hua-Yu
Chang, Chih-Long
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Algorithms;electromigration (EM);global routing;integrated circuit reliability;linear programming
公開日期: 1-四月-2012
摘要: Due to excessive current densities, electromigration (EM) may trigger a permanent open- or short-circuit failure in signal wires or power networks in analog or mixed-signal circuits. As the feature size keeps shrinking, this effect becomes a key reliability concern. Hence, in this paper, we focus on wiring topology generation for avoiding EM at the routing stage. Prior works tended towards heuristics; on the contrary, we first claim this problem belongs to class P instead of class NP-hard. Our breakthrough is, via the proof of the greedy-choice property, we successfully model this problem on a multi-source multi-sink flow network and then solve it by a strongly polynomial time algorithm. Experimental results prove the effectiveness and efficiency of our algorithm.
URI: http://dx.doi.org/10.1109/TVLSI.2011.2116049
http://hdl.handle.net/11536/15775
ISSN: 1063-8210
DOI: 10.1109/TVLSI.2011.2116049
期刊: IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Volume: 20
Issue: 4
起始頁: 581
結束頁: 592
顯示於類別:期刊論文


文件中的檔案:

  1. 000302085300001.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。