標題: | WiT: Optimal Wiring Topology for Electromigration Avoidance |
作者: | Jiang, Iris Hui-Ru Chang, Hua-Yu Chang, Chih-Long 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Algorithms;electromigration (EM);global routing;integrated circuit reliability;linear programming |
公開日期: | 1-Apr-2012 |
摘要: | Due to excessive current densities, electromigration (EM) may trigger a permanent open- or short-circuit failure in signal wires or power networks in analog or mixed-signal circuits. As the feature size keeps shrinking, this effect becomes a key reliability concern. Hence, in this paper, we focus on wiring topology generation for avoiding EM at the routing stage. Prior works tended towards heuristics; on the contrary, we first claim this problem belongs to class P instead of class NP-hard. Our breakthrough is, via the proof of the greedy-choice property, we successfully model this problem on a multi-source multi-sink flow network and then solve it by a strongly polynomial time algorithm. Experimental results prove the effectiveness and efficiency of our algorithm. |
URI: | http://dx.doi.org/10.1109/TVLSI.2011.2116049 http://hdl.handle.net/11536/15775 |
ISSN: | 1063-8210 |
DOI: | 10.1109/TVLSI.2011.2116049 |
期刊: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 20 |
Issue: | 4 |
起始頁: | 581 |
結束頁: | 592 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.