完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHan, Ming-Hungen_US
dc.contributor.authorCheng, Hui-Wenen_US
dc.contributor.authorHwang, Chih-Hongen_US
dc.contributor.authorLi, Yimingen_US
dc.date.accessioned2014-12-08T15:22:31Z-
dc.date.available2014-12-08T15:22:31Z-
dc.date.issued2009en_US
dc.identifier.isbn978-981-08-3694-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/15924-
dc.description.abstractStacked multichannel transistor architectures were proposed recently which possess very attractive electrical characteristics on low leakage current and high driving current per layout area. However, due to complex manufacturing process, the process variation effect is inevitable and whose impact is unknown. Therefore, this study investigates the impact of process variation on 15-nm-gate stacked multichannel transistors consisting of the gate length deviation, channel position variation, quadruple-shaped channel structure and elliptic gate oxide. Our preliminary result shows that the stacked multichannel devices have good immunity to the gate length deviation and channel spacing variations; however, they are sensitive to the gate coverage ratio and gate oxide thickness variations. This study provides an insight into the device characteristic variations, which may benefit the development of nanoscale stacked multichannel transistors and circuits.en_US
dc.language.isoen_USen_US
dc.subjectmultichannel transistoren_US
dc.subjectprocess variationen_US
dc.subjectgate coverage ratioen_US
dc.subjectmodeling and simulationen_US
dc.titleEffect of Process Variation on 15-nm-Gate Stacked Multichannel Surrounding-Gate Field Effect Transistoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2009 9TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO)en_US
dc.citation.epage222en_US
dc.contributor.department傳播研究所zh_TW
dc.contributor.departmentInstitute of Communication Studiesen_US
dc.identifier.wosnumberWOS:000302997400062-
顯示於類別:會議論文