完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCheng, Chieh-Jenen_US
dc.contributor.authorWang, Chao-Chingen_US
dc.contributor.authorKu, Wei-Chunen_US
dc.contributor.authorChen, Tien-Fuen_US
dc.contributor.authorWang, Jinn-Shyanen_US
dc.date.accessioned2014-12-08T15:22:40Z-
dc.date.available2014-12-08T15:22:40Z-
dc.date.issued2012-05-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://hdl.handle.net/11536/16008-
dc.description.abstractContemporary network security applications generally require the ability to perform powerful pattern matching to protect against attacks such as viruses and spam. Traditional hardware solutions are intended for firewall routers. However, the solutions in the literature for firewalls are not scalable, and they do not address the difficulty of an antivirus with an ever-larger pattern set. The goal of this work is to provide a systematic virus detection hardware solution for network security for embedded systems. Instead of placing entire matching patterns on a chip, our solution is a two-phase dictionary-based antivirus processor that works by condensing as much of the important filtering information as possible onto a chip and infrequently accessing off-chip data to make the matching mechanism scalable to large pattern sets. In the first stage, the filtering engine can filter out more than 93.1% of data as safe, using a merged shift table. Only 6.9% or less of potentially unsafe data must be precisely checked in the second stage by the exact-matching engine from off-chip memory. To reduce the impact of the memory gap, we also propose three enhancement algorithms to improve performance: 1) a skipping algorithm; 2) a cache method; and 3) a prefetching mechanism.en_US
dc.language.isoen_USen_US
dc.subjectAlgorithmic attacksen_US
dc.subjectembedded systemen_US
dc.subjectmemory gapen_US
dc.subjectnetwork securityen_US
dc.subjectvirus detectionen_US
dc.titleA Scalable High-Performance Virus Detection Processor Against a Large Pattern Set for Embedded Network Securityen_US
dc.typeArticleen_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume20en_US
dc.citation.issue5en_US
dc.citation.epage841en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000302640200006-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000302640200006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。