完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWei, Cheng-Wenen_US
dc.contributor.authorSu, Sheng-Jieen_US
dc.contributor.authorChang, Tian-Sheuanen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2014-12-08T15:22:40Z-
dc.date.available2014-12-08T15:22:40Z-
dc.date.issued2012-05-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://hdl.handle.net/11536/16009-
dc.description.abstractThis paper presents a sub W noise reduction design to enhance speech for completely-in-the-canal (CIC) type hearing aids by optimizing its algorithm and associated architecture. In algorithm optimization, a low-complexity mixed perceptual-discrete wavelet packet transform (P-DWPT) and fast Hartley transform (FHT) are adopted for spectral decomposition and reconstruction. A simple yet efficient denoise method with 4-zone-voice activity detection (VAD) supports a consonant protection to improve speech quality and a skip scheme to reduce power consumption. In the designed architecture, mixed P-DWPT and FHT are folded into one 8-by-8 configurable butterfly computation unit with on-time scheduling for low power operation. The circuit is implemented with 0.18-mu m CMOS process and consumes only 0.65 mu W power at 1.0 V with a speech quality that is comparable to that achieved using other high-complexity algorithms.en_US
dc.language.isoen_USen_US
dc.subjectAcoustic noiseen_US
dc.subjecthearing aidsen_US
dc.subjectlow power designen_US
dc.subjectspeech processingen_US
dc.subjectVLSIen_US
dc.titleSub mu W Noise Reduction for CIC Hearing Aidsen_US
dc.typeArticleen_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume20en_US
dc.citation.issue5en_US
dc.citation.epage937en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000302640200014-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000302640200014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。