完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Yeh-Chien_US
dc.contributor.authorWang, Chun-Kaien_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2014-12-08T15:23:05Z-
dc.date.available2014-12-08T15:23:05Z-
dc.date.issued2012en_US
dc.identifier.isbn978-1-4503-1167-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/16231-
dc.description.abstractClock skew resulted by process variation becomes more and more serious as technology shrinks. In 2010, ISPD held a high performance clock network synthesis contest; it considered supply-voltage variation and wire manufacturing variation. Previous works show that the main issue of variation induced skew is on supply-voltage variation. To trade off power and supply-voltage variation induced skew more effectively, we adapt a tree topology which use a timing model independent symmetrical tree at top level to drive the bottom level non-symmetry trees. Our method gives top tree more power budget to reduce supply-voltage variation induced skew and greedily saves power consuming in bottom level. Experimental results are evaluated from the benchmarks of ISPD contest 2010. Compared with state-of-the-art cross link work, the proposed technique reduces 10% of power consumption on average and also improves the run time.en_US
dc.language.isoen_USen_US
dc.subjectclock synthesisen_US
dc.subjectslewen_US
dc.titleOn Constructing Low Power and Robust Clock Tree via Slew Budgetingen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISPD 12: PROCEEDINGS OF THE 2012 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGNen_US
dc.citation.epage129en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000304019000022-
顯示於類別:會議論文