完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Yeh-Chi | en_US |
dc.contributor.author | Wang, Chun-Kai | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.date.accessioned | 2014-12-08T15:23:05Z | - |
dc.date.available | 2014-12-08T15:23:05Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4503-1167-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16231 | - |
dc.description.abstract | Clock skew resulted by process variation becomes more and more serious as technology shrinks. In 2010, ISPD held a high performance clock network synthesis contest; it considered supply-voltage variation and wire manufacturing variation. Previous works show that the main issue of variation induced skew is on supply-voltage variation. To trade off power and supply-voltage variation induced skew more effectively, we adapt a tree topology which use a timing model independent symmetrical tree at top level to drive the bottom level non-symmetry trees. Our method gives top tree more power budget to reduce supply-voltage variation induced skew and greedily saves power consuming in bottom level. Experimental results are evaluated from the benchmarks of ISPD contest 2010. Compared with state-of-the-art cross link work, the proposed technique reduces 10% of power consumption on average and also improves the run time. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | clock synthesis | en_US |
dc.subject | slew | en_US |
dc.title | On Constructing Low Power and Robust Clock Tree via Slew Budgeting | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISPD 12: PROCEEDINGS OF THE 2012 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN | en_US |
dc.citation.epage | 129 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000304019000022 | - |
顯示於類別: | 會議論文 |