完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.date.accessioned2014-12-08T15:23:14Z-
dc.date.available2014-12-08T15:23:14Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-5220-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/16313-
dc.description.abstractThe success of 3D ICs requires novel EDA techniques. Among them, this paper focuses on 3D IC partitioning, especially at the architectural level to maximize its benefits. We first derive logical formulations for 3D IC partitioning problems and then transform the formulations into integer linear programs (ILPs). The ILPs can minimize the footprint and the usage of vertical interconnects simultaneously. Our results conducted on the GSRC benchmark show that our approach outperforms the extended multi-way partitioning method in the usage of vertical interconnects under the same footprint settings. More importantly, our approach is very flexible and can readily extend to the partitioning problems with variant objectives and constraints, and with different abstract levels, e.g., from the architectural level down to the physical level. This flexibility makes the ILP formulations superior alternatives to the 3D IC partitioning problems.en_US
dc.language.isoen_USen_US
dc.titleGENERIC INTEGER LINEAR PROGRAMMING FORMULATION FOR 3D IC PARTITIONINGen_US
dc.typeProceedings Paperen_US
dc.identifier.journalIEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGSen_US
dc.citation.spage321en_US
dc.citation.epage324en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000277503200071-
顯示於類別:會議論文