完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Ming-Juen_US
dc.contributor.authorChen, Yi-Tsengen_US
dc.contributor.authorTsai, Chun-Jenen_US
dc.date.accessioned2014-12-08T15:23:22Z-
dc.date.available2014-12-08T15:23:22Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-3827-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/16369-
dc.description.abstractIn this paper, we have proposed an efficient hardware-assisted syntax decoding model for software-based video decoder. The proposed syntax decoding model is a generic model for different video codec standards. The syntax decoding process is divided into codec-dependent high-level syntax parser and generic entropy decoding engines. Currently, the design is implemented specifically for the support of AVC/H.264 standard (for both CAVLC and CABAC acceleration). Nevertheless, the design of the proposed syntax decoding model has the potential of becoming the design of a flexible bitstream parser, which is the most challenging problem in the MPEG Reconfigurable Video Coding (RVC) Framework A Virtex-5 FPGA development board is used to implement and verify the full hardware-software system (including the hardware entropy engines and the software syntax parser and macroblock data reconstruction modules extracted from JM12.2).en_US
dc.language.isoen_USen_US
dc.titleHardware-assisted Syntax Decoding Model for Software AVC/H.264 Decodersen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5en_US
dc.citation.spage1233en_US
dc.citation.epage1236en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000275929800316-
顯示於類別:會議論文