完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, Ming-Ju | en_US |
dc.contributor.author | Chen, Yi-Tseng | en_US |
dc.contributor.author | Tsai, Chun-Jen | en_US |
dc.date.accessioned | 2014-12-08T15:23:22Z | - |
dc.date.available | 2014-12-08T15:23:22Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-1-4244-3827-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16369 | - |
dc.description.abstract | In this paper, we have proposed an efficient hardware-assisted syntax decoding model for software-based video decoder. The proposed syntax decoding model is a generic model for different video codec standards. The syntax decoding process is divided into codec-dependent high-level syntax parser and generic entropy decoding engines. Currently, the design is implemented specifically for the support of AVC/H.264 standard (for both CAVLC and CABAC acceleration). Nevertheless, the design of the proposed syntax decoding model has the potential of becoming the design of a flexible bitstream parser, which is the most challenging problem in the MPEG Reconfigurable Video Coding (RVC) Framework A Virtex-5 FPGA development board is used to implement and verify the full hardware-software system (including the hardware entropy engines and the software syntax parser and macroblock data reconstruction modules extracted from JM12.2). | en_US |
dc.language.iso | en_US | en_US |
dc.title | Hardware-assisted Syntax Decoding Model for Software AVC/H.264 Decoders | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5 | en_US |
dc.citation.spage | 1233 | en_US |
dc.citation.epage | 1236 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000275929800316 | - |
顯示於類別: | 會議論文 |