完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Chia-Yi | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.date.accessioned | 2014-12-08T15:01:17Z | - |
dc.date.available | 2014-12-08T15:01:17Z | - |
dc.date.issued | 2008-01-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2007.912202 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/164 | - |
dc.description.abstract | Due to higher input/output (I/O) count and power delivery problem in deep submicrometer (DSM) regime, flip-chip technology, especially for area-array architecture, has provided more opportunities for adoption than traditional peripheral bonding design style in high-performance application-specific integrated circuit and microprocessor designs. However, it is hard to tell which technique can provide better design cost edge in usually concerned perspectives. In this paper, we present a methodology to convert a previous peripheral bonding design to an area-I/O flip-chip design. It is based on an I/O buffer modeling and an I/O planning algorithm to legalize I/O buffer blocks with core placement without sacrificing much of the previous optimization in the original core placement. The experimental results have shown that we have achieved better area and I/O wirelength in area-IO flip-chip configuration (especially for pad-limit designs), compared with peripheral bonding configuration in packaging consideration. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | area-array flip-chip | en_US |
dc.subject | design migration | en_US |
dc.subject | input/output (I/O) planning and legalization | en_US |
dc.title | Design migration from peripheral ASIC design to area-I/O flip-chip design by chip I/O planning and legalization | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/TVLSI.2007.912202 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 16 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 108 | en_US |
dc.citation.epage | 112 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000251952100012 | - |
顯示於類別: | 會議論文 |