完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Chung-Yuen_US
dc.contributor.authorLo, Yi-Kaien_US
dc.contributor.authorChen, Min-Chiaoen_US
dc.date.accessioned2014-12-08T15:24:44Z-
dc.date.available2014-12-08T15:24:44Z-
dc.date.issued2006en_US
dc.identifier.isbn978-1-4244-0394-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/17183-
dc.identifier.urihttp://dx.doi.org/10.1109/ICECS.2006.379727en_US
dc.description.abstractIn this paper, a 3.1 similar to 10.6 GHz fully integrated low-power CMOS direct-conversion receiver for ultra-wideband (UWB) applications is proposed and analyzed. The proposed receiver consists of a wideband low-noise amplifier (WLNA), quadrature down-conversion mixers, output I/Q buffers and a carrier generator. This chip was designed in 0.13-um CMOS technology. According to the simulation results, the proposed receiver has noise figure (NF) of 4.1 similar to 7.1 dB, receiver voltage gain of 22 dB, and input-referred 1-dB compression point (P-1dB) of -22 similar to-26 dBm and third-order intercept point (IIP3) of -12 similar to-16 dBm. It consumes 38.4 mW from 1.2 V power supply.en_US
dc.language.isoen_USen_US
dc.titleA 3.1 similar to 10.6 GHz CMOS direct-conversion receiver for UWB applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ICECS.2006.379727en_US
dc.identifier.journal2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3en_US
dc.citation.spage1328en_US
dc.citation.epage1331en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000252489600332-
顯示於類別:會議論文


文件中的檔案:

  1. 000252489600332.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。