完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wei-Zenen_US
dc.contributor.authorHuang, Guan-Shengen_US
dc.date.accessioned2014-12-08T15:24:49Z-
dc.date.available2014-12-08T15:24:49Z-
dc.date.issued2006en_US
dc.identifier.isbn978-0-7803-9389-9en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/17270-
dc.description.abstractThis paper presents the design of a low power programmable PRBS generator and a low noise clock multiplier unit (CMU) for 10 Gbps serdes applications. The PRBS generator is capable of producing 2(7)-1, 2(10)-1, 2(15)-1, 2(23)-1, and 2(31)-1 b test pattern according to ITU-T recommendations. High speed and low power operations of the PRBS generator are achieved by 16 paths parallel feedback techniques. The measured jitter of the CMU is only 3.56 ps(rms), and the data jitter at the PRBS output is mainly determined by the CMU. Implemented in a 0.18 mu m CMOS process, the power dissipation for PRBS generator is only 10.8 mW, and the CMU consumes about 87mW.en_US
dc.language.isoen_USen_US
dc.titleA low power programmable PRBS generator and a clock multiplier unit for 10 Gbps serdes applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGSen_US
dc.citation.spage3273en_US
dc.citation.epage3276en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000245413503164-
顯示於類別:會議論文