Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:24:57Z | - |
dc.date.available | 2014-12-08T15:24:57Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 1-4244-0460-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17334 | - |
dc.description.abstract | In this tutorial, we teach useful on-chip ESD protection designs for CMOS integrated circuits. The contents include (1) Introduction to Electrostatic Discharge, (2) Design Techniques of ESD Protection Circuit, (3) Whole-Chip ESD Protection Design, and (4) ESD Protection for Mixed-Voltage I/O Interface. The clear ESD protection design concepts and detailed circuit implementations are presented in this course. ESD protection design is more important in the nanoscale CMOS technology. High ESD robustness can not be achieved with only process solutions. The circuit design solutions should be added into the chips with suitable layout arrangement to achieve the purpose of whole-chip ESD protection for IC products. | en_US |
dc.language.iso | en_US | en_US |
dc.title | ESD (Electrostatic Discharge) protection design for nanoelectronics in CMOS technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | Advanced Signal Processing, Circuits, and System Design Techniques for Communications | en_US |
dc.citation.spage | 217 | en_US |
dc.citation.epage | 279 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000239524300006 | - |
Appears in Collections: | Conferences Paper |