完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsu, Hsin-Chyh | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:25:00Z | - |
dc.date.available | 2014-12-08T15:25:00Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 0-7695-2523-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17380 | - |
dc.description.abstract | NMOS with dummy-gate structure is proposed to significantly improve electrostatic discharge (ESD) robustness in a fully-salicided CMOS technology. By using this structure, ESD current is discharged far away from the salicided surface channel of NMOS, therefore the NMOS can sustain a much higher ESD level. The HBM (MM) ESD robustness of the NMOS with dummy-gate structure (W/L = 480 mu m/0.18 mu m) has been successfully improved from 0.5 kV (125 V) to 1.5 W (325 V) in a 130-nm fully-salicided CMOS process. Under the same layout area of the gate-grounded NMOS (ggNMOS), HBM (MM) ESD level can be improved over 300% (260%) by the proposed dummy-gate structure. The proposed dummy-gate structure is fully process compatible to general salicided CMOS processes without additional mask which is very cost-efficient for application in the IC products. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Dummy-gate structure to improve ESD robustness in a fully-salicided 130-nm CMOS technology without using extra salicide-bloc king mask | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISQED 2006: Proceedings of the 7th International Symposium on Quality Electronic Design | en_US |
dc.citation.spage | 503 | en_US |
dc.citation.epage | 506 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000237231000085 | - |
顯示於類別: | 會議論文 |