完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Hsin-Chyhen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:25:00Z-
dc.date.available2014-12-08T15:25:00Z-
dc.date.issued2006en_US
dc.identifier.isbn0-7695-2523-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/17380-
dc.description.abstractNMOS with dummy-gate structure is proposed to significantly improve electrostatic discharge (ESD) robustness in a fully-salicided CMOS technology. By using this structure, ESD current is discharged far away from the salicided surface channel of NMOS, therefore the NMOS can sustain a much higher ESD level. The HBM (MM) ESD robustness of the NMOS with dummy-gate structure (W/L = 480 mu m/0.18 mu m) has been successfully improved from 0.5 kV (125 V) to 1.5 W (325 V) in a 130-nm fully-salicided CMOS process. Under the same layout area of the gate-grounded NMOS (ggNMOS), HBM (MM) ESD level can be improved over 300% (260%) by the proposed dummy-gate structure. The proposed dummy-gate structure is fully process compatible to general salicided CMOS processes without additional mask which is very cost-efficient for application in the IC products.en_US
dc.language.isoen_USen_US
dc.titleDummy-gate structure to improve ESD robustness in a fully-salicided 130-nm CMOS technology without using extra salicide-bloc king masken_US
dc.typeProceedings Paperen_US
dc.identifier.journalISQED 2006: Proceedings of the 7th International Symposium on Quality Electronic Designen_US
dc.citation.spage503en_US
dc.citation.epage506en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000237231000085-
顯示於類別:會議論文