完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Wei-Jen | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:25:00Z | - |
dc.date.available | 2014-12-08T15:25:00Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 1-4244-0156-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17386 | - |
dc.description.abstract | With consideration on the gate-oxide reliability, the new ESD protection design with ESD bus for 1.2/2.5-V mixed-voltage I/O interfaces is reported by using the new proposed high-voltage-tolerant power-rail electrostatic discharge (ESD) clamp circuit. This proposed power-rail ESD clamp circuit with only 1.2-V low-voltage NMOS/PMOS devices can be operated under the 2.5-V input conditions without suffering the gate-oxide reliability issue. The experimental results in a 0.13-mu m CMOS process have confirmed that the proposed power-rail ESD clamp circuit has high human-body-model (HBM) and machine-model (MM) ESD robustness and fast turn-on speed. The proposed power-rail ESD clamp circuit is an excellent ESD protection solution to the mixed-voltage I/O interfaces. | en_US |
dc.language.iso | en_US | en_US |
dc.title | ESD protection design for CMOS integrated circuits with mixed-voltage I/O interfaces | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | Prime 2006: 2nd Conference on PH.D. Research in MicroElectronic and Electronics, Proceedings | en_US |
dc.citation.spage | 305 | en_US |
dc.citation.epage | 308 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000240385600077 | - |
顯示於類別: | 會議論文 |