完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Wei-Jenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:25:00Z-
dc.date.available2014-12-08T15:25:00Z-
dc.date.issued2006en_US
dc.identifier.isbn1-4244-0156-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/17386-
dc.description.abstractWith consideration on the gate-oxide reliability, the new ESD protection design with ESD bus for 1.2/2.5-V mixed-voltage I/O interfaces is reported by using the new proposed high-voltage-tolerant power-rail electrostatic discharge (ESD) clamp circuit. This proposed power-rail ESD clamp circuit with only 1.2-V low-voltage NMOS/PMOS devices can be operated under the 2.5-V input conditions without suffering the gate-oxide reliability issue. The experimental results in a 0.13-mu m CMOS process have confirmed that the proposed power-rail ESD clamp circuit has high human-body-model (HBM) and machine-model (MM) ESD robustness and fast turn-on speed. The proposed power-rail ESD clamp circuit is an excellent ESD protection solution to the mixed-voltage I/O interfaces.en_US
dc.language.isoen_USen_US
dc.titleESD protection design for CMOS integrated circuits with mixed-voltage I/O interfacesen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPrime 2006: 2nd Conference on PH.D. Research in MicroElectronic and Electronics, Proceedingsen_US
dc.citation.spage305en_US
dc.citation.epage308en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000240385600077-
顯示於類別:會議論文